# MOS INTEGRATED CIRCUIT $\mu$ PD6125A, 6126A # 4-BIT SINGLE CHIP MICROCONTROLLER FOR REMOTE CONTROL TRANSMISSION #### **DESCRIPTION** The $\mu$ PD6125A and 6126A are 4-bit single-chip microcontrollers for infrared remote controllers for TVs, VCRs, stereos, cassette decks, air conditioners, etc. These microcontrollers consist of ROM, RAM, a 4-bit parallel-processing ALU, a programmable timer, key input/output ports, and transmit output ports. Functioning is controlled in software. #### **FEATURES** - Transmitter for programmable infrared remote controller - · 19 types of instructions - Instruction execution time: 17.6 $\mu$ s (with 455-kHz ceramic oscillator) - Program memory (ROM) capacity: 1002 × 10 bits - Data memory (RAM) capacity: 32 × 5 bits - 9-bit programmable timer: 1 channel - I/O pins (K<sub>I/O</sub>): 8 pins - I/O pins (I/O) - μPD6125A: 4 pins - μPD6126A: 8 pins - Input pins (Kı): 4 pins - Serial input pins (S-IN): 1 pin - Transmission-in-progress indication pin (S-OUT): 1 pin - Transmit carrier frequency (REM) fosc/12, fosc/8 - Standby operation (HALT/STOP mode) - · Low power consumption - Current consumption in STOP mode (T<sub>A</sub> = 25°C) 1 μA MAX. - Low-voltage operation: VDD = 2.0 to 6.0 V Caution To use the NEC transmission format, ask NEC to supply the custom code. The mask option (PLA data) setting of $\mu$ PD6125A, $\mu$ PD6126A is different from that of the $\mu$ PD6125, 6126 When a register is used as the operand of a branch instruction, do not use Ro. The information in this document is subject to change without notice. • μPD6126A #### **ORDERING INFORMATION** | Part Number | Package | |---------------------|-------------------------------------| | $\mu$ PD6125ACA-XXX | 24-pin plastic shrink DIP (300 mil) | | μPD6125AG-XXX | 24-pin plastic SOP (300 mil) | | μPD6126AG-XXX | 28-pin plastic SOP (375 mil) | Remark XXX indicates a ROM code suffix. • μPD6125A #### PIN CONFIGURATION (Top View) 0 0 I/O<sub>03</sub> 1 24 K1/00 I/O<sub>11</sub> 1 28 I/O<sub>12</sub> 27 I/O<sub>13</sub> I/O<sub>02</sub> 2 23 K<sub>1/01</sub> I/O<sub>10</sub> 2 26 K<sub>1/00</sub> I/O<sub>01</sub> 3 22 K1/02 I/O<sub>03</sub> 3 I/O<sub>02</sub> 4 I/O<sub>00</sub> 4 21 K<sub>1/03</sub> 25 K<sub>1/01</sub> 20 K1/04 24 K<sub>1/02</sub> S-IN 5 I/O<sub>01</sub> 5 S-OUT 6 I/O<sub>00</sub> 6 23 K<sub>1/03</sub> 19 K<sub>1/O5</sub> 22 K<sub>I/O4</sub> 18 K<sub>1/O6</sub> S-IN 7 REM 7 17 K<sub>1/07</sub> S-OUT 8 21 K<sub>I/O5</sub> V<sub>DD</sub> 8 16 Kıo OSC-OUT 9 REM 9 20 K<sub>1/06</sub> OSC-IN 10 15 K₁₁ 19 K<sub>1/07</sub> $V_{\text{DD}}$ OSC-OUT 11 Vss 11 14 Kı2 18 Kıo 17 Kıı AC 12 OSC-IN 1 13 Kıз 16 Kı2 Vss 13 AC 14 15 Kıз #### **BLOCK DIAGRAM** **Note** $\mu$ PD6125A: I/O<sub>00</sub>-I/O<sub>03</sub> $\mu$ PD6126A: I/O00-I/O03, I/O10-I/O13 #### **DIFFERENCES AMONG PRODUCTS** | Part Number Item | μPD6125A | μPD6126A | | | | | |------------------------------------------|------------------------------------------------------------------------------|-----------------------------------|--|--|--|--| | ROM capacity | 1002 × 10 bits | s (Mask ROM) | | | | | | RAM capacity | 32 × | 5 bits | | | | | | I/O pins | 12 (K <sub>1/O0-7</sub> , I/O <sub>00-03</sub> ) | 16 (KI/00-7, I/O00-03, I/O10-13) | | | | | | S-IN pins | Prov | rided | | | | | | Current consumption (fosc = STOP) (MAX.) | 1 μΑ | | | | | | | S-IN high level input current (MAX.) | 15 <i>μ</i> Α | | | | | | | Transmit carrier frequency | fosc/12 | , fosc/8 | | | | | | Low-voltage detection (reset) circuit | Not pr | ovided | | | | | | Supply voltage | V <sub>DD</sub> = 2.0 | ) to 6.0 V | | | | | | Package | 24-pin plastic SOP (300 mil) 24-pin plastic shrink DIP (300 mil) | • 28-pin plastic SOP<br>(375 mil) | | | | | #### 1. PROGRAM COUNTER (PC) ....... 10 BITS The program counter (PC) is a binary counter, which holds the address information for the program memory. Figure 1-1. Program Counter Organization | PC 9 | PC 8 | PC 7 | PC 6 | PC 5 | PC 4 | PC 3 | PC2 | PC 1 | PC o | PC | |-------|------|------|------|-------|------|------|------|------|------|-----| | . O 3 | . • | | | . • • | | | . 02 | | . • | . ~ | Normally, the program counter contents are automatically incremented each time an instruction is executed, according to the number of instruction bytes. When executing a jump instruction (JMP0, JC, JF), the program counter indicates the jump destination. Immediate data or the data memory contents are loaded to all or some bits of the PC. When executing the call instruction (CALL0), the PC contents are incremented (+1) and saved into the stack memory. Then, a value needed for each jump instruction will be loaded. When executing the return instruction (RET), the stack memory contents are double incremented (+2) and loaded into the PC. When "all clear" is input or on reset, the PC contents are cleared to "000H". #### 2. STACK POINTER (SP) ...... 2 BITS This 2-bit register holds the start address information for the stack area. The stack area is shared with the data memory. The SP contents are incremented, when the call instruction (CALL0) is executed. They are decremented, when the return instruction (RET) is executed. The stack pointer is cleared to "00B" after reset or "all clear" is input, and indicates the highest address FH for the data memory as the stack area. The figure below shows the relationship for the stack pointer and the data memory area. | Data m | nemory | (SP) | |--------|--------|----------------------| | | | Rc — 11B | | | | R <sub>D</sub> — 10B | | | | R <sub>E</sub> — 01B | | | | R <sub>F</sub> — 00B | If the stack pointer overflows or underflows, it is determined that the CPU overflows, and the PC internal reset signal will be generated. #### 3. PROGRAM MEMORY (ROM) ....... 1002 STEPS $\times$ 10 BITS The program memory (ROM) is configured in 10 bits steps. It is addressed by the program counter. Program and table data are stored in the program memory. Figure 3-1. Program Memory Map #### 4. DATA MEMORY (RAM) ........ 32 WORDS $\times$ 5 BITS The data memory is a RAM of 32 words $\times$ 5 bits. The data memory stores processing data. In some cases, the data memory is processed in 8-bit units. $R_0$ may be used as the data pointer for the ROM. After power application, the RAM will be undefined. The RAM retains the previous data on reset. 1 0 R<sub>0</sub> to R<sub>B</sub> R<sub>C</sub> SP-3 to SP-2 SP-1 SP-0 Figure 4-1. Data Memory Organization Caution Avoid using the RAM areas R<sub>D</sub>, R<sub>E</sub>, and R<sub>F</sub> in a CALL routine as much as possible because these areas are also used as stack memory areas (to prevent program hang-up in case the value of the SP is destroyed due to some reason such as noise). When using these RAM areas as general-purpose RAM areas, be sure to include stack pointer checking in the main routine. #### 5. DATA POINTER (Ro) $R_0$ ( $R_{10}$ , $R_{00}$ ) for the data memory can serve as the data pointer for the ROM. Ro specifies the low-order 8 bits in the ROM address. The high-order 2 bits in the ROM address are specified by the control register. Table referencing for ROM data can be easily executed by calling the ROM contents by setting the ROM address to the data pointer. When "all clear" is input or on reset, it becomes undefined. Figure 5-1. Data Pointer Organization #### 6. ACCUMULATOR (A) ...... 4 BITS The accumulator (A) is a 4-bit register. The accumulator plays a major role in each operation. When "all clear" is input or on reset, it becomes undefined. Figure 6-1. Accumulator Organization #### 7. ARITHMETIC LOGIC UNIT (ALU) ....... 4 BITS The arithmetic logic unit (ALU) is a 4-bit operation circuit, and executes simple operations, such as arithmetic operations. #### 8. FLAGS #### (1) Status flag When the status for each pin is checked by the STTS instruction, if the condition coincides with the condition specified by the STTS instruction, the status flag (F) is set (to 1). When "all clear" is input or on reset, it becomes undefined. #### (2) Carry flag When the INC (increment) instruction or the RL (rotate left) instruction is executed, if a carry is generated from the MSB for the accumulator, the carry flag (C) is set (to 1). The carry flag (C) is also set (to 1), if the contents for the accumulator are "FH", when the SCAF instruction is executed. When "all clear" is input or on reset, it becomes undefined. #### 9. SYSTEM CLOCK GENERATION CIRCUIT The system clock generation circuit consists of an oscillation circuit, which uses a ceramic resonator (400kHz to 500kHz). Figure 9-1. System Clock Generation Circuit In the STOP mode (oscillation stop HALT instruction), the oscillation circuit in the system clock generation circuit stops its operation, and the system clock ø is stopped. #### 10. TIMER The timer block determines the transmission output pattern. The timer consists of 10 bits, of which 9 bits serve as the 9-bit down counter and the remaining 1 bit serves as the 1-bit latch, which determines the carrier output validity. The 9-bit down counter is decremented (-1) every 8/fosc(s) in synchronization with the machine cycle, after starting down count operation. Down counting stops after all of the 9 bits become 0. When down counting is stopped, the signal indicating that the timer operation has stopped, is output. If the CPU is at standby (HALT TIMER) for the timer operation completion, the standby (HALT) condition is released and the next instruction will be executed. If the next instruction again sets the value of the down counter, down counting continues without any error (the carrier output of the REM pin is not affected). Set the down count time according to the following calculation; (set value (HEX) + 1) x 8/fosc. Setting the value to the timer is done by the timer manipulation instruction. When the down counter is operating, the remote control transmission carrier can be output to the REM pin. Whether or not to output the carrier can be selected by the MSB for the timer register block. Set "1", when outputting the carrier, or "0", when not outputting the carrier. If all the down counter bits become "0", when outputting the carrier, the carrier output will be stopped. When not outputting the carrier, the REM pin output will become low level. A signal in synchronization with the REM output is output to the S-OUT pin. However, the waveform for the S-OUT pin is low, when the carrier is being output to the REM pin, or it is high, when the carrier is not being output to the REM pin. If the HALT instruction, which initiates the oscillation stop mode, is executed when the down counter is operating, the oscillation stop mode is initiated after down counting is stopped (after 0). Timer operation STOP/RUN is controlled by the control register (P<sub>1</sub>). (Refer to 13. CONTROL REGISTER (P<sub>1</sub>).) When "all clear" is input or on reset, the REM pin goes low and S-OUT pin goes high. All 10 bits of the timer are cleared to 000H. Caution Because the timer clock is not synchronized with the carrier output, the pulse width may be shortened at the beginning and end of the carrier output. Figure 10-1. Timer Block Organization #### 11. PIN FUNCTIONS #### 11.1 K<sub>I/O</sub> Pin (P<sub>0</sub>) This is the 8-bit I/O pin for key-scan output. When the control register (P<sub>1</sub>) is set for the input port, the port can be used as an 8-bit input pin. When the port is set for the input mode, all of these pins are pulled down to the Vss level inside the LSI. When "all clear" is input or on reset, input/output mode goes into effect, and the value of output latch becomes undefined Figure 11-1. Ki/o Pin Organization #### 11.2 K<sub>I/O</sub> Pull-Down Resistor Organization When $K_{I\!/\!O}$ is set to the input mode, pull-down resistor R is turned on. #### 11.3 I/O Pin (P3, P4 Note) $P_3/P_4$ are input/output pins for adding a key matrix. The LSB of control registers $P_{13}$ and $P_{14}$ switches between input and output modes. When in input mode, all pins are pulled down by the LSI to the Vss level. When "all clear" is input or on reset, input mode goes into effect, and the output latch value becomes undefined. P<sub>13</sub>, P<sub>14</sub> P<sub>03</sub>, P<sub>04</sub> P<sub>03</sub>, P<sub>04</sub> P<sub>03</sub>, P<sub>04</sub> P<sub>03</sub>, P<sub>04</sub> P<sub>05</sub>, P<sub>04</sub> P<sub>05</sub>, P<sub>04</sub> P<sub>05</sub>, P<sub></sub> Figure 11-2. I/O Pin Organization **Note** $\mu$ PD6125A is not equipped with P<sub>13</sub>, P<sub>14</sub>, P<sub>03</sub>, and P<sub>04</sub>. #### 11.4 I/O Pull-Down Resistor Organization The use of pull-down resistors for I/O can be selected by using the mask option. When the pull-down resistor switch is turned on (1 is set) by the mask option, the pull-down resistor R is turned on only in input mode. Caution When using the pins as key switches, turn on the pull-down resistor switch by the mask option. #### 11.5 K<sub>I</sub> Pin (P<sub>12</sub>) This is the 4-bit pin for key input. All of these pins can be pulled down to the Vss level by mask option. Figure 11-3. Kı Pin Organization #### 11.6 Kı Pull-Down Resistor Organization When the pull-down resistor switch is turned on (set 1) by the mask option, pull-down resistor R is turned on. Caution When using the pin as the key switch, turn on the pull-down resistor switch by the mask option. #### 11.7 S-OUT Pin By going low whenever the carrier frequency is output from the REM pin, the S-OUT pin indicates that communication is in progress. ★ The S-OUT pin is a CMOS output pin. The S-OUT pin goes high on reset. #### 11.8 S-IN Pin (D<sub>0</sub> Bit of P<sub>1</sub>) To input serial data, use the S-IN pin. When control register (P<sub>1</sub>) is set to serial input mode, the S-IN pin is connected as an input to the LSB of the accumulator. The S-IN pin can be pulled down to the Vss level by a mask option from within the LSI. In this state, if the rotate-left accumulator instruction (RL A) is executed, the data on the S-IN pin is copied to the LSB of the accumulator. If the control register is released from serial input mode, the S-IN pin goes into a high-impedance state, but no through current flows internally. When the RL A instruction is executed, the MSB is copied to the LSB. When "all clear" is input or on reset, the S-IN pin goes into a high-impedance state. Figure 11-4. The S-IN Pin Organization # 12. PORT REGISTER (P×) $K_{I/O},\ I/O,\ K_I,$ and the control register are handled as port registers. The table below shows the relations between the port registers and pins. Table 12-1. Relations between Port Registers and Pins | Pin | Input | Mode | Output | Mode | On Board | | |------------------|----------------------|---------------------|--------------|----------------------------------------|------------------------------------|--| | Name | Read | Write | Read | Write | On Reset | | | Kı/o | Pin status | Output latch | Pin status | Output latch | Undefined [I/O mode, output latch] | | | Kı | Pin status | Pin status – | | _ | Input mode | | | I/Oo | Pin status | Output latch | Pin status | Output latch | Input mode | | | I/O <sub>1</sub> | T III Status | Output lateri | i iii status | Output lateri | Output latch is undefined. | | | S-IN | Pin status is read l | by RL A instruction | ster = 1. | High impedance (Do of P1 register = 0) | | | | P <sub>1</sub> × (H) | | | P 0 × (L) | | | | | | |-----------------------|--------|-----------------|----------------------|----------------|--|--|--|--| | K <sub>1/07-4</sub> | | P <sub>00</sub> | K 1/03-0 | Р₀ | | | | | | Control register ( | (H) | P <sub>01</sub> | Control register (L) | P1 | | | | | | K <sub>13-0</sub> | | P <sub>02</sub> | _ | P <sub>2</sub> | | | | | | ——<br>P <sub>13</sub> | IN/OUT | P <sub>03</sub> | I/O o | Рз | | | | | | <br>P <sub>14</sub> | IN/OUT | P <sub>04</sub> | I/O <sub>1</sub> | P4 | | | | | Caution The $\mu$ PD6125A is not equipped with I/O<sub>10</sub>-I/O<sub>13</sub> pins. #### 13. CONTROL REGISTER (P1) The control register contains of 10 bits. The controllable items are shown in Table 13-1. Table 13-1. Control Register (P1) | Bit | | D 9 | D 8 | D 7 | D 6 | D 5 | D 4 | Dз | D 2 | D <sub>1</sub> | Dο | |---------|---|------------------------|----------------------|-----|-------------|-------------------------|-------------------------|---------|-------|----------------|-----------------| | Name | | Test mode - | | _ | HALT | D.P.<br>AD <sub>9</sub> | D.P.<br>AD <sub>8</sub> | MOD | Timer | <b>K</b> 1/0 | RL A cc<br>A₀ ← | | Set | 0 | Do o | De sous de secoldo 0 | | | AD9=0 | AD8=0 | fosc/8 | STOP | IN | Аз | | Value 1 | | Be sure to reset to 0. | | | OSC<br>STOP | AD9=1 | AD8=1 | fosc/12 | RUN | OUT | S-IN | Do Specifies data to be input to Ao when the accumulator is shifted to the left. 0: A<sub>3</sub>, 1: S-IN D<sub>1</sub> Specifies the status of K<sub>I</sub>O, as follows: 0: input mode, 1: output mode D<sub>2</sub> Specifies the status of the timer, as follows: 0: Count stop, 1: Count execution D<sub>3</sub> Specifies the carrier frequency output from the REM pin. 0: fosc/8, 1: fosc/12 D<sub>4</sub>, D<sub>5</sub> Specify the high-order 2 bits of the ROM data pointer. D<sub>6</sub> Determines what happen to the oscillation circuit when the HALT instruction is executed. 0: Oscillation does not stop 1: Oscillation stops (STOP mode) D<sub>7</sub> Be sure to reset this bit to 0. D<sub>8</sub>, D<sub>9</sub> These bits specify test modes. Be sure to reset them to 0. **Remark** $D_0 = D_8 = D_9 = 0$ on reset, and the other bits are undefined. #### 14. STANDBY FUNCTION (HALT INSTRUCTION) The $\mu$ PD6600A is provided with the standby mode (HALT instruction), in order to reduce the power consumption, when not executing the program. Clock oscillation can be stopped in the standby mode (STOP mode). In the standby mode, the program execution stops. However, the contents of the internal registers and the data memory are all retained. #### 14.1 STOP Mode (Oscillation Stop HALT Instruction) In the STOP mode, the operation of the system clock generation circuit (ceramic resonator oscillation circuit) stops. Therefore, operations requiring the system clock will stop. If the HALT instruction is executed during timer operation, the program counter stops. The oscillation stop mode will be initiated, after the timer count down operation is completed. #### 14.2 HALT Mode (Oscillation Continue HALT Instruction) The CPU stops its operation, until the HALT release condition is satisfied. The system clock operation continues in this mode. #### 14.3 Standby Release Conditions - (1) S-IN input - (2) Ki/o input - (3) Kı input - (4) Timer count down operation completion - (5) I/O input - (6) K<sub>I</sub>, I/O input Remark Either high level or low level can be specified for setting a release condition by input. Table 14-1. Standby Mode Releasing Condition | Дз | D <sub>2</sub> | D <sub>1</sub> | Do | Releasing<br>Condition | Remarks | |-----|----------------|----------------|----|-----------------------------------------|---------------------------------------------------------------------------| | | 0 | 0 | 0 | S-IN | When RL ←A ₃ is selected, the standby mode is always released. | | 0/1 | 0 | 0 | 1 | K I/O | Valid only in the IN mode. | | | 0 | 1 | 0 | Κı | | | 0 | 0 | 1 | 1 | Timer | Released when 0. | | 0/1 | 1 | 0 | 0 | I/O o | Valid only in the IN mode. | | 0/1 | 1 | 0 | 1 | I/O 1 | | | 1 | 1 | 1 | 0 | Kı, I/O <sub>0</sub> , I/O <sub>1</sub> | Judged as an error and initialized even if one of the I/O is in OUT mode. | Releasing condition: "0"...Low level detection <sup>&</sup>quot;1"···High level detection #### 15. AC PIN (ALL CLEAR PIN) Internal part of the CPU including the program counter can be reset by setting the AC pin to the low level. #### **Watchdog Timer Function** A power-on reset function and a CR watchdog timer function, that can be controlled by program, can be realized by connecting a 0.1 $\mu$ F capacitor across the AC pin and the Vss. Caution When the watchdog timer function is not used, switch to charging mode by executing a NOP instruction immediately before a HALT instruction at the beginning of the program. (Be sure to connect the capacitor.) #### 16. MASK OPTIONS (PLA DATA) The following items can be selected by mask option selection: - Provide/not provide K<sub>I</sub>, I/O, S-IN pin pull-down resistor - Carrier duty selection (1/2, 1/3) at fosc/12 - · Hang-up detection specification Mask option data should be registered at the object code end. #### **BIT Assignment by Switch Selection** | SS | | MSB | | | | | | | LSB | |---------|----------------------------------------|-------------------------|-------------------|--------------------------|-------------------|--------------------------|--------------------------|-------------------------------|-------------------------| | Address | Corresponding<br>Portion | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | Kı<br>pull-down resistor | Kıo | Kıı | K <sub>12</sub> | Кіз | 0 | | | | | 1 | Duty<br>S-IN | 0 | 0 | 0 | Duty<br>selection | 0 | 0 | S-IN<br>pull-down<br>resistor | 0 | | 2 | Hang up detection | K <sub>I/O</sub><br>ALL | HALT<br>S-IN | HALT<br>K <sub>I/O</sub> | HALT<br>Kı | HALT<br>I/O <sub>0</sub> | HALT<br>I/O <sub>1</sub> | I/O <sub>0</sub><br>ALL | I/O <sub>1</sub><br>ALL | | 3 | I/O <sub>0</sub><br>pull-down resistor | I/O <sub>00</sub> | I/O <sub>01</sub> | I/O <sub>02</sub> | I/O <sub>03</sub> | 0 | | | | | 4 | I/O <sub>1</sub><br>pull-down resistor | I/O <sub>10</sub> | I/O <sub>11</sub> | I/O <sub>12</sub> | I/O <sub>13</sub> | 0 | | | | Caution $\mu$ PD6125A is not equipped with I/O<sub>10</sub> - I/O<sub>13</sub> pins. #### Switch for Data (1) Pull-down resistor When 0 ··· Not provided (OFF) When 1 ··· Provided (ON) (2) Modulation duty (at fosc/12) When 0 ··· 1/2 duty When 1 ··· 1/3 duty (3) Hang-up detection <1> KI/O ALL, I/O0 ALL, I/O1 ALL If the switch for hang-up detection $K_{VO}$ ALL (I/O<sub>0</sub> ALL, I/O<sub>1</sub> ALL) is set to ON (1) by mask option, the system is reset, if in oscillation HALT (STOP) mode, the $K_{VO}$ (I/O<sub>0</sub>, I/O<sub>1</sub>) pin is in input mode, or if at least one of the $K_{VO}$ (I/O<sub>0</sub>, I/O<sub>1</sub>) pins is low (AC pin discharge mode). When 0 ··· No reset function (OFF) When 1 ··· Reset function (ON) Caution To use a pin as a key source of a key matrix, be sure to set the switch to ON by mask option. Figure 16-1. Hang-up Detection $K_{VO}$ ALL Organization Remark The above is also applicable to I/O<sub>0</sub> ALL, I/O<sub>1</sub> ALL. <2> HALT releasing condition specification (S-IN, K<sub>1</sub>/O<sub>0</sub>, K<sub>1</sub>, I/O<sub>0</sub>, I/O<sub>1</sub>) If the condition specified by mask option to be unused is satisfied in the HALT mode, the system is reset. When 0 ··· Used When 1 ··· Unused Caution Be sure to specify the HALT mode of the unused releasing condition to be unused (set). #### 17. PROGRAM DEVELOPMENT TOOLS To develop programs for the $\mu$ PD6125A, 6126A, an assembler and an emulator for the $\mu$ PD612X series are available from I.C. Corp. For details, contact IC Corp. #### 18. ORDERING ROM CODE <1> To generate the data required for ordering a mask ROM, after assembling the program, convert the HEX file to a ROM file by using the PROM utility program "UPDPROM". Caution When using "UPDPROM" select "27256" for PROM TYPE. <2> Confirm that the instruction ROM code data is stored in addresses 0 through 7D3H of the PROM. Also confirm that the mask option ROM code data are stored in the following addresses. $\mu$ PD6125A: Addresses 7FF0H through 7FF3H $\mu$ PD6126A: Addresses 7FF0H through 7FF4H #### 19. INSTRUCTION SET #### **Accumulator Manipulation Instructions** | | Rr | - | R <sub>10</sub> | R <sub>11</sub> | R <sub>12</sub> | R <sub>1F</sub> | Roo | R <sub>01</sub> | Rof | |--------------------------|-----------------------------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----|-----------------|-----| | ANL<br>ANL<br>ANL<br>ANL | A, Rr<br>A, @RoH<br>A, @RoL<br>A, #data | D10<br>D30<br>D31 | D00 | D01 | D02 | D0F | D20 | D21 | D2F | | ORL<br>ORL<br>ORL<br>ORL | A, Rr<br>A, @RoH<br>A, @RoL<br>A, #data | E10<br>E30<br>E31 | E00 | E01 | E02 | E0F | E20 | E21 | E2F | | XRL<br>XRL<br>XRL<br>XRL | A, Rr<br>A, @RoH<br>A, @RoL<br>A, #data | A10<br>A30<br>A31 | A00 | A01 | A02 | A0F | A20 | A21 | A2F | | INC<br>RL | A<br>A | A13<br>F13 | | | | | | | | # Input/Output Instructions | Pp | P <sub>10</sub> | P <sub>11</sub> | P <sub>12</sub> | P <sub>13</sub> | P <sub>14</sub> | P00 | P <sub>01</sub> | P <sub>02</sub> | P <sub>03</sub> | P <sub>04</sub> | |-----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----------------|-----------------|-----------------|-----------------| | IN A, P <sub>P</sub> | F18 | F19 | F1A | F1B | F1C | F38 | F39 | F3A | F3B | F3C | | OUT PP, A | 218 | 219 | 21A | 21B | 21C | 238 | 239 | 23A | 23B | 23C | | ANL A, P <sub>P</sub> | D18 | D19 | D1A | D1B | D1C | D38 | D39 | D3A | D3B | D3C | | ORL A, P <sub>P</sub> | E18 | E19 | E1A | E1B | E1C | E38 | E39 | E3A | E3B | E3C | | XRL A, P <sub>P</sub> | A18 | A19 | A1Z | A1B | A1C | A38 | A39 | A3A | A3B | A3C | | | | P <sub>P</sub> P <sub>0</sub> | P <sub>1</sub> | P <sub>2</sub> | Рз | P <sub>4</sub> | |-----|-------|-------------------------------|----------------|----------------|-----|----------------| | OUT | P⊵ #d | ata 31 | 8 319 | 31A | 31B | 31C | $P_{\mbox{\scriptsize 1P}}$ and $P_{\mbox{\scriptsize 0P}}$ operate in pair format #### **Data Transfer Instructions** | | Rr | | R <sub>10</sub> | R <sub>11</sub> | R <sub>12</sub> | R <sub>1F</sub> | R00 | Roı | Rof | |-----|----------|-----|-----------------|-----------------|-----------------|-----------------|-----|-----|-----| | MOV | A, Rr | | F00 | F01 | F02 | F0F | F20 | F21 | F2F | | MOV | A, @R₀H | F10 | | | | | | | | | MOV | A, @R₀H | F30 | | | | | | | | | MOV | A, #data | F31 | | | | | | | | | MOV | Rr , A | | 200 | 201 | 202 | 20F | 220 | 221 | 22F | | Rr | R₀ | R <sub>1</sub> | R <sub>2</sub> | RF | |---------------|-----|----------------|----------------|-----| | MOV Rr, #data | 300 | 301 | 302 | 30F | | MOV Rr, @R₀ | 320 | 321 | 322 | 32F | $R_{1r}$ and $R_{0r}$ operate in pair format #### **Branch Instructions** $R_{r}$ $R_0$ $R_1$ $R_2$ $\mathsf{R}_\mathsf{F}$ JMP0 411 addr $R_{r}^{\ \text{Note}}$ 40F JMP0 401 402 JC 611 addr JC Rr Note 60F 601 602 JNC addr 631 $R_{r}^{\ \text{Note}}$ **JNC** 621 622 62F JF 711 addr JF $R_r$ Note 70F 701 702 JNF addr 731 $R_{r}^{\ \text{Note}}$ JNF 721 722 72F ←Pair register \* Note r = 1 - F r = 0 cannot be used. #### **Subroutine Instructions** | CALL0 addr | 312 | 411 | |------------|-----|-----| | RET | 412 | | #### **Timer/Counter Manipulation Instructions** | | Tt | T <sub>0-1</sub> | T <sub>1</sub> | T <sub>0</sub> | |-----|-------------------|------------------|----------------|----------------| | MOV | A, T <sub>t</sub> | _ | F1F | F3F | | MOV | $T_t$ , A | | 21F | 23F | | MOV | T, #data | 31F | | | | MOV | $T,\ @R_0$ | 33F | | | #### **Other Instructions** | | | R00 | R <sub>01</sub> | R <sub>02</sub> | Rof | |------------|-----|-----|-----------------|-----------------|-----| | HALT #data | 111 | | | | | | STTS Ror | | 120 | 121 | 122 | 12F | | STTS #data | 131 | | | | | | SCAF | D13 | | | | | | NOP | 000 | | | | | #### 20. TYPICAL APPLICATION CIRCUIT EXAMPLE #### (1) $\mu$ PD6125A application circuit example Caution The ceramic resonator start-up capacitor value must be determined, by taking the voltage level and the oscillation start-up characteristics for the ceramic resonator into consideration. #### (2) $\mu$ PD6126A application circuit example Caution The ceramic resonator start-up capacitor value must be determined, by taking the voltage level and the oscillation start-up characteristics for the ceramic resonator into consideration. #### 21. ELECTRICAL SPECIFICATIONS Absolute Maximum Ratings ( $T_A = 25$ °C) | Parameter | Symbol | Ratings | Unit | |-------------------------------|------------------|------------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to +7.0 | V | | Input voltage | VIN | -0.3 to V <sub>DD</sub> +0.3 | V | | Operating ambient temperature | TA | −20 to +75 | °C | | Storage temperature | T <sub>stg</sub> | -40 to +125 | °C | ★ Caution If the rated value of even one of the above parameters is exceeded even momentarily, the quality of the product may be degraded. Absolute maximum ratings therefore specify the values exceeding which the product may be physically damaged. Never exceed these values when using the product. Recommended Operating Range ( $T_A = -20 \text{ to } +75 \text{ }^{\circ}\text{C}$ ) | Parameter | Symbol | MIN. | TYP. | MAX. | Unit | |-----------------------|--------|------|------|------|------| | Supply voltage | Vdd | 2.0 | | 6.0 | V | | Oscillation frequency | fosc | 400 | | 500 | kHz | # DC Characteristics (V<sub>DD</sub> = 3.0V, fosc = 455kHz, T<sub>A</sub> = 25 $^{\circ}$ C) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------|-------------------|----------------------------------------------------|------|------|------|------| | Supply voltage | V <sub>DD</sub> | | 2.0 | | 6.0 | V | | Current dissipation 1 | I <sub>DD1</sub> | fosc = 455 kHz | | 0.3 | 1.0 | mA | | Current dissipation 2 | I <sub>DD2</sub> | fosc= STOP | | | 1.0 | μΑ | | REM high level output current | Іон1 | Vo = 1.0 V | -5 | -8 | | mA | | REM low level output current | I <sub>OL1</sub> | Vo = 0.3 V | 0.5 | 1.5 | 2.5 | mA | | S-OUT high level output current | Іон2 | Vo = 2.7 V | -0.3 | -1.0 | -2.0 | mA | | S-OUT low level output current | lol2 | Vo = 0.3 V | 1 | 1.5 | | mA | | Kı high level input current | Іінт | Vı = 3.0 V | 10 | | 30 | μΑ | | Kı high level input current | IIH1' | V <sub>I</sub> = 3.0 V, without pull-down resistor | | | 0.2 | μΑ | | Kı low level input current | IIL1 | Vı = 0 V | | | -0.2 | μΑ | | K <sub>I/O</sub> , I/O high level input current | I <sub>IH2</sub> | Vı = 3.0 V | 10 | | 30 | μΑ | | Kio, I/O high level input current | I <sub>IH2'</sub> | V <sub>I</sub> = 3.0 V, without pull-down resistor | | | 0.2 | μΑ | | K <sub>I/O</sub> , I/O low level input current | l <sub>IL2</sub> | Vı = 0 V | | | -0.2 | μΑ | | K <sub>I/O</sub> , I/O high level output current | Іонз | Vo = 2.5 V | -1.5 | -2.0 | -4.0 | mA | | K <sub>I/O</sub> , I/O low level output current | Іогз | Vo = 2.1 V | 25 | 50 | 100 | μΑ | | Kı, I/O high level input voltage | V <sub>IH1</sub> | | 2.1 | | 3.0 | V | | Kı, I/O low level input voltage | V <sub>IL1</sub> | | 0 | | 0.9 | V | | K <sub>I/O</sub> high level input voltage | V <sub>IH2</sub> | | 1.3 | | 3.0 | V | | K <sub>I/O</sub> low level input voltage | V <sub>IL2</sub> | | 0 | | 0.4 | V | | AC pull-up resistor | R <sub>1</sub> | Vı = 0 V | 0.3 | | 3.0 | kΩ | | AC pull-down resistor | R <sub>2</sub> | Vı = 2.7 V | 150 | 400 | 1500 | kΩ | | AC high level input voltage | V <sub>IH3</sub> | | 1.8 | | 3.0 | V | | AC low level input voltage | V <sub>IL3</sub> | | 0 | | 1.2 | V | #### **Recommended Ceramic Resonator** | Manufashuran | Duaduat | External Cap | acitance (pF) | Oscillation Volt | Domorko | | |------------------------|---------|--------------|---------------|------------------|---------|---------| | Manufacturer | Product | C1 | C2 | MIN. | MAX. | Remarks | | | CSB375P | 220 | 220 | 2.0 | 3.3 | | | | CSB400P | 220 | 220 | 2.0 | 5.0 | | | Murata Mfg. Co., Ltd. | CSB455E | 100 | 100 | 2.0 | 5.0 | | | | CSB480E | 100 | 100 | 2.0 | 5.0 | | | | CSB500E | 100 | 100 | 2.0 | 3.3 | | | | CRK400 | 100 | 100 | 2.0 | 6.0 | | | Toko Ceramic Co., Ltd. | CRK455 | 100 | 100 | 2.0 | 6.0 | | | | CRK500 | 100 | 100 | 2.0 | 6.0 | | #### 22. CHARACTERISTICS CURVE (Target Value) #### Iон vs Vон characteristic examples (Kио, I/O) #### 23. PACKAGE DRAWINGS (1) $\mu$ PD6125A package drawings (1/2) # 24 PIN PLASTIC SHRINK DIP (300 mil) #### NOTE - 1) Each lead centerline is located within 0.17 mm (0.007 inch) of its true position (T.P.) at maximum material condition. - 2) Item "K" to center of leads when formed parallel. | ITEM | MILLIMETERS | INCHES | |------|----------------------------------------|--------------| | Α | 23.12 MAX. | 0.911 MAX. | | В | 1.78 MAX. | 0.070 MAX. | | С | 1.778 (T.P.) | 0.070 (T.P.) | | D | 0.50±0.10 | 0.020+0.004 | | F | 0.85 MIN. | 0.033 MIN. | | G | 3.2±0.3 | 0.126±0.012 | | Н | 0.51 MIN. | 0.020 MIN. | | T | 4.31 MAX. | 0.170 MAX. | | J | 5.08 MAX. | 0.200 MAX. | | K | 7.62 (T.P.) | 0.300 (T.P.) | | L | 6.5 | 0.256 | | М | 0.25 <sup>+0.10</sup> <sub>-0.05</sub> | 0.010+0.004 | | N | 0.17 | 0.007 | | R | 0~15° | 0~15° | | | | | S24C-70-300B-1 # 24 PIN PLASTIC SOP (300 mil) detail of lead end #### NOTE Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|------------------------|---------------------------| | Α | 15.54 MAX. | 0.612 MAX. | | В | 0.78 MAX. | 0.031 MAX. | | С | 1.27 (T.P.) | 0.050 (T.P.) | | D | $0.40^{+0.10}_{-0.05}$ | $0.016^{+0.004}_{-0.003}$ | | E | 0.1±0.1 | 0.004±0.004 | | F | 1.8 MAX. | 0.071 MAX. | | G | 1.55 | 0.061 | | Н | 7.7±0.3 | 0.303±0.012 | | 1 | 5.6 | 0.220 | | J | 1.1 | 0.043 | | K | $0.20^{+0.10}_{-0.05}$ | $0.008^{+0.004}_{-0.002}$ | | L | 0.6±0.2 | $0.024^{+0.008}_{-0.009}$ | | М | 0.12 | 0.005 | | N | 0.10 | 0.004 | | Р | 3°+7° | 3°+7°<br>-3° | | | | | P24GM-50-300B-4 # (1) $\mu$ PD6125A package drawings (2/2) #### 24-PIN SHRINK DIP FOR ES (REFERENCE) (Unit in mm) # 24-PIN CERAMIC MINI FLAT PACKAGE FOR ES (REFERENCE) (Unit in mm) (2) $\mu$ PD6126A package drawings (1/2) # 28 PIN PLASTIC SOP (375 mil) detail of lead end #### NOTE Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|------------------------|---------------------------| | Α | 18.07 MAX. | 0.712 MAX. | | В | 0.78 MAX. | 0.031 MAX. | | С | 1.27 (T.P.) | 0.050 (T.P.) | | D | $0.40^{+0.10}_{-0.05}$ | $0.016^{+0.004}_{-0.003}$ | | E | 0.1±0.1 | 0.004±0.004 | | F | 2.9 MAX. | 0.115 MAX. | | G | 2.50 | 0.098 | | Н | 10.3±0.3 | $0.406^{+0.012}_{-0.013}$ | | T | 7.2 | 0.283 | | J | 1.6 | 0.063 | | K | $0.15^{+0.10}_{-0.05}$ | $0.006^{+0.004}_{-0.002}$ | | L | 0.8±0.2 | $0.031^{+0.009}_{-0.008}$ | | М | 0.12 | 0.005 | | N | 0.15 | 0.006 | | Р | 3°+7°<br>-3° | 3°+7° | P28GM-50-375B-3 (2) $\mu$ PD6126A package drawings (2/2) #### 28-PIN CERAMIC SOP FOR ES (REFERENCE) (Unit in mm) #### 24. RECOMMENDED SOLDERING CONDITIONS It is recommended that $\mu$ PD6125A and 6126A be soldered under the following conditions. ★ For details on the recommended soldering conditions, refer to Information Document Semiconductor Device Mounting Technology Manual (C10535E). For other soldering methods and conditions, consult NEC. Table 24-1. Surface-Mount Type Soldering Conditions #### (1) $\mu$ PD6125AG-XXX: 24-pin plastic SOP (300 mil) | Soldering Method | Soldering Conditions | Symbol for<br>Recommended<br>Condition | |------------------|-------------------------------------------------------------------------------------------|----------------------------------------| | Infrared reflow | Package peak temperature: 230 °C, time: 30 seconds max. (210 °C min.), number of times: 1 | IR30-00-1 | | VPS | Package peak temperature: 215 °C, time: 40 seconds max. (200 °C min.), number of times: 1 | VP15-00-1 | | Partial heating | Pin temperature: 300 °C max., time: 3 seconds max. (per device side) | _ | #### (2) $\mu$ PD6126AG-XXX: 28-pin plastic SOP (375 mil) | Soldering Method | Soldering Conditions | Symbol for<br>Recommended<br>Condition | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | Infrared reflow | Package peak temperature: 230 °C, time: 30 seconds max. (210 °C min.), number of times: 1 | IR30-00-1 | | VPS | Package peak temperature: 215 °C, time: 40 seconds max. (200 °C min.), number of times: 1 | VP15-00-1 | | Wave soldering | Solder bath temperature: 260 °C max., time: 10 seconds max., number of times: 1 Pre-heating temperature: 120 °C max. (package surface temperature) | WS60-00-1 | | Partial heating | Pin temperature: 300 °C max., time: 3 seconds max. (per device side) | - | Caution Use more than one soldering method should be avoided (except in the case of partial heating). Table 24-2. Insertion Type Soldering Conditions $\mu$ PD6125ACA-XXX: 24-pin plastic shrink DIP (300 mil) | Soldering Method | Soldering Conditions | | | |-------------------------------|--------------------------------------------------------------|--|--| | Wave soldering (Only for pin) | Solder bath temperature: 260 °C max., time: 10 seconds max. | | | | Partial heating | Pin temperature: 300 °C max., time: 3 seconds max. (per pin) | | | Caution Wave soldering is only for pins in order that jet solder can not contact with the chip directly. # APPENDIX $\mu$ PD612X SERIES PRODUCTS \* | Part Number Item | μPD6124A | μPD6600A | μPD61P24 | μPD6125A | μPD6126A | | |------------------------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--| | ROM capacity | 1002 × 10 bits<br>(Mask ROM) | 512 × 10 bits<br>(Mask ROM) | 1002 × 10 bits<br>(One-time PROM) | 1002 × 10 bits<br>(Mask ROM) | | | | RAM capacity | 32 × 5 bits | | | | | | | I/O pins | 8 pins (K <sub>I/00-7</sub> ) | | | 12 pins<br>(K <sub>V</sub> O <sub>0</sub> -7,<br>I/O <sub>00</sub> -03) | 16 pins<br>(K <sub>1</sub> /O <sub>0</sub> -7,<br>I/O <sub>0</sub> -03, I/O <sub>1</sub> 0-13) | | | S-IN pins | Provided | | | | | | | Current consumption (fosc = STOP) (MAX.) | 2 μΑ | | 1 μΑ | | | | | S-IN high level input current (MAX.) | 30 μΑ | | 15 μΑ | | | | | Transmit carrier frequency | fosc/12, fosc/8 | | | | | | | Low-voltage detector (reset) circuit | Provided | | Not provided | | | | | Mask option | Provided | | Not provided<br>(Fixed) | Provided | | | | Supply voltage | V <sub>DD</sub> = 2.0 to 5.5 V | V <sub>DD</sub> = 2.2 to 3.6 V | V <sub>DD</sub> = 2.2 to 5.5 V | V <sub>DD</sub> = 2.0 to 6.0 V | | | | Package | 20-pin plastic SOP (300 mil) 20-pin plastic shrink DIP (300 mil) | | | 24-pin plastic<br>SOP (300 mil) 24-pin plastic<br>shrink DIP<br>(300 mil) | • 28-pin plastic<br>SOP (375 mil) | | [MEMO] [MEMO] #### NOTES FOR CMOS DEVICES - ### (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. #### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS device behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. # (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. # **Regional Information** Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify: - · Device availability - Ordering information - · Product release schedule - · Availability of related technical literature - Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth) - · Network requirements In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country. #### **NEC Electronics Inc. (U.S.)** Santa Clara, California Tel: 800-366-9782 Fax: 800-729-9288 #### **NEC Electronics (Germany) GmbH** Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490 #### **NEC Electronics (UK) Ltd.** Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290 #### NEC Electronics Italiana s.r.1. Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99 #### **NEC Electronics (Germany) GmbH** Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580 #### **NEC Electronics (France) S.A.** Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99 #### **NEC Electronics (France) S.A.** Spain Office Madrid, Spain Tel: 01-504-2787 Fax: 01-504-2860 #### **NEC Electronics (Germany) GmbH** Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388 #### **NEC Electronics Hong Kong Ltd.** Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044 #### **NEC Electronics Hong Kong Ltd.** Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411 #### **NEC Electronics Singapore Pte. Ltd.** United Square, Singapore 1130 Tel: 253-8311 Fax: 250-3583 #### **NEC Electronics Taiwan Ltd.** Taipei, Taiwan Tel: 02-719-2377 Fax: 02-719-5951 #### **NEC do Brasil S.A.** Sao Paulo-SP, Brasil Tel: 011-889-1680 Fax: 011-889-1689 J96. 8 The export of this product from Japan is regulated by the Japanese government. To export this product may be prohibited without governmental license, the need for which must be judged by the customer. The export or re-export of this product from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative. The application circuits and their parameters are for reference only and are not intended for use in actual design-ins. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. NEC devices are classified into the following three quality grades: "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. Anti-radioactive design is not implemented in this product. This datasheet has been download from: www.datasheetcatalog.com Datasheets for electronics components.