364.0 MHz **Digital Clock** - · Quartz Frequency Stability - · Excellent Jitter and Symmetry Performance - Rugged, Hermetic Metal DIP Case The HC1293 digital clock is designed for use with high speed CPUs operating at 72.8, 91, 121.333 or 182 MHz. The 364 MHz fundamental oscillation mode, made possible by surface acoustic wave (SAW) technology, provides low jitter, compact size, and low power consumption. The differential outputs are capable of driving CMOS, 100K ECL, ECLinPS™ and other logic families. ## **ABSOLUTE MAXIMUM RATINGS** | | Rating | Value | Units | |------------------------|----------------------|------------|-------| | Power Supply Voltage ( | 0 to +8 | VDC | | | Input Voltage (ENABLE | 0 to V <sub>CC</sub> | VDC | | | Output Current (CLOCK | 50 | mA | | | Case Temperature | Powered | 0 to +70 | °C | | | Storage | -40 to +85 | | ## ELECTRICAL CHARACTERISTICS | Characteristic | | Sym | Notes | Minimum | Typical | Maximum | Units | |-------------------------------|------------------------------|----------------------------------|-------|----------|---------|----------|-------------------| | Output Frequency | Absolute Frequency | Fo | 1 | 363.9272 | | 364.0728 | MHz | | | Relative to 364.000 MHz | ΔFo | | _ | | ±200 | ppm | | Output (Enabled) | Output HIGH Voltage | V <sub>OH</sub> | 2 | +3.98 | _ | +4.28 | ٧ | | | Output LOW Voltage | VoL | | +3.05 | _ | +3.39 | ν | | | Rise or Fall Time (20-80%) | t <sub>r</sub> or t <sub>f</sub> | | | 440 | _ | ps | | | Symmetry | | 3 | 45 | | 55 | % | | | Period or Delay Jitter (rms) | | 4 | _ | 1 | _ | ps | | Output (Disabled) | Amplitude | | 5 | _ | 70 | 150 | mV <sub>P-P</sub> | | ENABLE Characteristics | Input HIGH Voltage | V <sub>iH</sub> | 2,5 | +3.83 | _ | +4.28 | ٧ | | | Input LOW Voltage | VIL | | +3.05 | | +3.53 | ٧ | | | Input HIGH Current | i <sub>IH</sub> | | _ | | 150 | μА | | | Input LOW Current | I <sub>IL</sub> | ] | 0.5 | _ | | μА | | | Propagation Delay | t <sub>pd</sub> | 6 | | | 20 | ns | | DC Power Supply | Operating Voltage | Vcc | 1,2 | +4.75 | +5 | +5.25 | VDC | | | Operating Current | Icc | | | 85 | 110 | mA | | Operating Ambient Temperature | | TA | 1 | 0 | _ | +70 | °C | | Lid Symbolization (YY = year, WW = week number) | RFM HC1293 364 MHz YYWW | |-------------------------------------------------|-------------------------| - 1. Unless noted otherwise, all specifications apply with CLOCK and CLOCK terminated in 50 Ω to +3.0 VDC per the specified test fixture for any combination of Vcc and TA within the specified operating ranges. - 2. Input/output voltage limits apply only for Vcc = 5.00 ±0.01 VDC. Additional Vcc variation (within specification) must be added to these limits. Symmetry is defined as the pulse width (in percent of total period) measured at the 50% points of CLOCK and CLOCK. - 4. Applies to delay jitter between CLOCK and CLOCK after 20 cycles and to period jitter of CLOCK or CLOCK. Measurements are made with the Tektronix CSA803 communications signal analyzer with at least 1000 samples. Jitter induced by electrical noise on the Vcc input or me- - chanical vibration is not included. Dedicated external voltage regulation and careful PCB layout are recommended for minimum jitter. The output is disabled (with CLOCK at logic HIGH) for ENABLE at logic HIGH and enabled for ENABLE at logic LOW or unterminated. Propagation delay is defined as the time from the 50% point of ENABLE to the 50% point of the leading edge of the first pulse or the trailing - edge of the last pulse. The minimum width of the first or last pulse is not specified. 7. The design, manufacturing process, and specifications of this device are subject to change without notice. - One or more of the following U. S. patents apply: 4,616,197, 4,670,681, and 4,760,352. ECLinPS™ is a trademark of Motorola, Inc. RFM® is a registered trademark of RF Monolithics, Inc. - 10. CAUTION: ELECTROSTATIC SENSITIVE DEVICE. Observe precautions for handling. HC1293.CHP-A-01-101194AC &HC5VBACK.CHP @1994 RF Monolithics. Inc.