FEATURES
8-Bit CMOS DAC with Output Amplifiers Operates with Single or Dual Supplies Low Total Unadjusted Error:

Less Than 1 LSB Over Temperature Extended Temperature Range Operation $\mu$ P-Compatible with Double Buffered Inputs Standard 18-Pin DIPs, and 20-Terminal Surface Mount Package and SOIC Package

FUNCTIONAL BLOCK DIAGRAM


## PRODUCT HIGHLIGHTS

1. DAC and Amplifier on CMOS Chip

The single-chip design of the 8 -bit DAC and output amplifier is inherently more reliable than multi-chip designs. CMOS fabrication means low power consumption ( 35 mW typical with single supply).
2. Low Total Unadjusted Error

The fabrication of the AD7224 on Analog Devices Linear Compatible CMOS ( LC $^{2}$ MOS) process coupled with a novel D AC switch-pair arrangement, enables an excellent total unadjusted error of less than 1 LSB over the full operating temperature range.
3. Single or Dual Supply Operation

The voltage-mode configuration of the AD7224 allows operation from a single power supply rail. The part can also be operated with dual supplies giving enhanced performance for some parameters.
4. Versatile Interface Logic

The high speed logic allows direct interfacing to most microprocessors. Additionally, the double buffered interface enables simultaneous update of the AD7224 in multiple DAC systems. The part also features a zero override function.

## AD7224-SPECIFICATIONS

DUAL SUPPLY
$\left(V_{D D}=11.4 \mathrm{~V}\right.$ to $16.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V} \pm 10 \%$; AGND = $\mathrm{DGND}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{REF}}=+2 \mathrm{~V}$ to $\left(\mathrm{V}_{\mathrm{DD}}-4 \mathrm{~V}\right)^{1}$ unless otherwise noted. All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ unless otherwise noted.)

| Parameter | K, B, T Versions ${ }^{2}$ | $\mathrm{L}, \mathrm{C}, \mathrm{U}$ <br> Versions ${ }^{2}$ | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution <br> Total Unadjusted Error <br> Relative Accuracy <br> Differential Nonlinearity <br> Full-Scale Error <br> Full-Scale Temperature Coefficient <br> Zero Code Error <br> Zero Code Error Temperature Coefficient | $\begin{aligned} & 8 \\ & \pm 2 \\ & \pm 1 \\ & \pm 1 \\ & \pm 3 / 2 \\ & \pm 20 \\ & \pm 30 \\ & \pm 50 \end{aligned}$ | $\begin{aligned} & 8 \\ & \pm 1 \\ & \pm 1 / 2 \\ & \pm 1 \\ & \pm 1 \\ & \pm 20 \\ & \pm 20 \\ & \pm 30 \end{aligned}$ | Bits <br> LSB max <br> LSB max <br> LSB max <br> LSB max <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max <br> $m V$ max <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ typ | $\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{REF}}=+10 \mathrm{~V}$ <br> Guaranteed Monotonic $\mathrm{V}_{\mathrm{DD}}=14 \mathrm{~V} \text { to } 16.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}$ |
| REFERENCE INPUT <br> Voltage Range Input Resistance Input Capacitance ${ }^{3}$ | $\begin{aligned} & 2 \text { to }\left(\mathrm{V}_{\mathrm{DD}}-4\right) \\ & 8 \\ & 100 \end{aligned}$ | $\begin{aligned} & 2 \text { to }\left(\mathrm{V}_{\mathrm{DD}}-4\right) \\ & 8 \\ & 100 \end{aligned}$ | V min to V max $k \Omega$ min pF max | Occurs when DAC is loaded with all 1 s . |
| DIGIT AL INPUTS <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ Input Low Voltage, $\mathrm{V}_{\text {INL }}$ Input Leakage Current Input Capacitance ${ }^{3}$ Input Coding | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 1 \\ & 8 \\ & \text { Binary } \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 1 \\ & 8 \\ & \text { Binary } \end{aligned}$ | V min <br> V max <br> $\mu \mathrm{A}$ max <br> pF max | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |
| DYNAMIC PERFORMANCE Voltage Output Slew Rate ${ }^{3}$ Voltage Output Settling Time ${ }^{3}$ Positive Full-Scale Change Negative Full-Scale Change Digital Feedthrough Minimum Load Resistance | $\begin{aligned} & 2.5 \\ & 5 \\ & 7 \\ & 50 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 5 \\ & 7 \\ & 50 \\ & 2 \end{aligned}$ | V/us min <br> $\mu \mathrm{s}$ max $\mu_{\mathrm{s}} \max$ nV secs typ $\mathrm{k} \Omega$ min | $\begin{aligned} & \mathrm{V}_{\text {REF }}=+10 \mathrm{~V} \text {; Settling Time to } \pm 1 / 2 \mathrm{LSB} \\ & \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V} ; \text { Settling Time to } \pm 1 / 2 \mathrm{LSB} \\ & \mathrm{~V}_{\text {REF }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=+10 \mathrm{~V} \end{aligned}$ |
| POWER SUPPLIES <br> $V_{D D}$ Range $\mathrm{V}_{\text {SS }}$ Range $I_{D D}$ <br> @ $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ $\mathrm{I}_{\mathrm{SS}}$ <br> @ $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $11.4 / 16.5$ $4.5 / 5.5$ 4 6 3 5 | $\begin{aligned} & 11.4 / 16.5 \\ & 4.5 / 5.5 \\ & 4 \\ & 6 \\ & 3 \\ & 5 \\ & \hline \end{aligned}$ | $\mathrm{V} \min / \mathrm{V}$ max $\mathrm{V} \min / \mathrm{V}$ max <br> mA max $m A \max$ <br> mA max mA max | For Specified Performance <br> For Specified Performance <br> Outputs Unloaded; $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ Outputs Unloaded; $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\mathrm{INH}}$ <br> Outputs Unloaded; $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ <br> Outputs Unloaded; $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ |
| SWITCHING CHARACTERISTICS ${ }^{3,4}$ <br> @ $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $t_{2}$ <br> @ $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 90 \\ & 90 \\ & 90 \end{aligned}$ | $\begin{aligned} & 90 \\ & 90 \\ & \\ & 90 \end{aligned}$ | ns min ns min ns min ns min | Chip Select/Load DAC Pulse Width <br> Write/Reset Pulse Width |
| $\mathrm{t}_{3}$ $\begin{aligned} & @ 25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | 0 0 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | ns min ns min | Chip Select/Load DAC to Write Setup Time |
| $\mathrm{t}_{4}$ $@ 25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 0 | $0$ | ns min ns min | Chip Select/Load DAC to Write Hold Time |
| $\mathrm{t}_{5}$ $@ 25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 90 \\ & 90 \end{aligned}$ | $\begin{aligned} & 90 \\ & 90 \end{aligned}$ | ns min ns min | Data Valid to Write Setup Time |
| $\mathrm{t}_{6}$ $@ 25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | ns min ns min |  |

## NOTES

${ }^{1}$ Maximum possible reference voltage.
${ }^{2}$ Temperature ranges are as follows:
K, L Versions: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
B, C Versions: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
T, U Versions: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
${ }^{3}$ Sample Tested at $25^{\circ} \mathrm{C}$ by Product Assurance to ensure compliance.
${ }^{4}$ Switching characteristics apply for single and dual supply operation.
Specifications subject to change without notice.


| Parameter | K, B, $\mathbf{T}$ <br> Versions ${ }^{2}$ | L, C, U <br> Versions ${ }^{2}$ | Units |
| :--- | :--- | :--- | :--- |

## NOTES

${ }^{1}$ Maximum possible reference voltage.
${ }^{2}$ Temperature ranges are as follows:
AD7224KN, LN: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
AD7224BQ, CQ: $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
AD7224TD, UD: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
${ }^{3}$ See Terminology.
${ }^{4}$ Sample tested at $25^{\circ} \mathrm{C}$ by Product Assurance to ensure compliance.
Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

$\mathrm{V}_{\mathrm{DD}}$ to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . $-0.3 \mathrm{~V},+17 \mathrm{~V}$
VDD to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . $0.3 \mathrm{~V},+17 \mathrm{~V}$
$\mathrm{V}_{\text {DD }}$ to $\mathrm{V}_{\text {SS }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-0.3 \mathrm{~V},+24 \mathrm{~V}$
AGND to DGND ................................. $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}$
Digital Input Voltage to DGND $\ldots . . .-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
$\mathrm{V}_{\text {REF }}$ to AGND ........................ $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$

Power Dissipation (Any Package) to $+75^{\circ} \mathrm{C} \ldots . . . .450 \mathrm{~mW}$
Derates above $75^{\circ} \mathrm{C}$ by . . . . . . . . . . . . . . . . . . . . $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
Operating Temperature
Commercial (K, L Versions) . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Industrial (B, C Versions) . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Extended (T, U Versions) . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 secs) ........... $+300^{\circ} \mathrm{C}$
NOTES
${ }^{1}$ Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ The outputs may be shorted to AGND provided that the power dissipation of the package is not exceeded. Typically short circuit current to AGND is 60 mA .

ORDERING GUIDE

|  | Temperature <br> Range | Total <br> Unadjusted <br> Error (LSB $)$ | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD $^{1}$ |  |  |  |

## NOTES

${ }^{1}$ To order MIL-STD-883 processed parts, add /883B to part number.
Contact your local sales office for military data sheet.
${ }^{2} \mathrm{E}=$ Leadless Ceramic Chip Carrier; $\mathrm{N}=$ Plastic DIP;
$\mathrm{P}=$ Plastic Leaded Chip Carrier; $\mathrm{Q}=$ Cerdip; $\mathrm{R}=\mathrm{SOIC}$.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7224 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## PIN CONFIGURATIONS



## TERMINOLOGY

## TOTAL UNAD JUSTED ERROR

Total Unadjusted Error is a comprehensive specification which includes full-scale error, relative accuracy and zero code error. Maximum output voltage is $\mathrm{V}_{\mathrm{REF}}-1$ LSB (ideal), where 1 LSB (ideal) is $\mathrm{V}_{\text {REF }} / 256$. The LSB size will vary over the $\mathrm{V}_{\text {REF }}$ range. Hence the zero code error, relative to the LSB size, will increase as $\mathrm{V}_{\mathrm{REF}}$ decreases. Accordingly, the total unadjusted error, which includes the zero code error, will also vary in terms of LSBs over the $\mathrm{V}_{\text {REF }}$ range. As a result, total unadjusted error is specified for a fixed reference voltage of +10 V .

## RELATIVE ACCURACY

Relative Accuracy or endpoint nonlinearity is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after allowing for zero code error and full-scale error and is normally expressed in LSBs or as a percentage of full-scale reading.

## DIFFERENTIAL NONLINEARITY

Differential Nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB max over the operating temperature range ensures monotonicity.

## DIGITAL FEED THROUGH

Digital Feedthrough is the glitch impulse transferred to the output due to a change in the digital input code. It is specified in nV secs and is measured at $\mathrm{V}_{\mathrm{REF}}=0 \mathrm{~V}$.

## FULL-SCALE ERROR

Full-Scale Error is defined as:
Measured Value - Zero Code Error - Ideal Value

## CIRCUIT INFORMATION

## D/A SECTION

The AD7224 contains an 8-bit voltage-mode digital-to-analog converter. The output voltage from the converter has the same polarity as the reference voltage, allowing single supply operation. A novel DAC switch pair arrangement on the AD7224 allows a reference voltage range from +2 V to +12.5 V .
The D AC consists of a highly stable, thin-film, R-2R ladder and eight high speed NMOS single pole, double-throw switches. The simplified circuit diagram for this DAC is shown in Figure 1.


Figure 1. D/A Simplified Circuit Diagram
The input impedance at the $\mathrm{V}_{\text {REF }}$ pin is code dependent and can vary from $8 \mathrm{k} \Omega$ minimum to infinity. The lowest input impedance occurs when the DAC is loaded with the digital code 01010101. Therefore, it is important that the reference presents a low output impedance under changing load conditions. The nodal capacitance at the reference terminals is also code dependent and typically varies from 25 pF to 50 pF .
The $\mathrm{V}_{\text {OUt }}$ pin can be considered as a digitally programmable voltage source with an output voltage of:

$$
V_{\text {OUT }}=D \cdot V_{R E F}
$$

where $D$ is a fractional representation of the digital input code and can vary from 0 to $255 / 256$.

## OP-AMP SECTION

The voltage-mode D/A converter output is buffered by a unity gain noninverting CMOS amplifier. This buffer amplifier is capable of developing +10 V across a $2 \mathrm{k} \Omega$ load and can drive capacitive loads of 3300 pF .
The AD7224 can be operated single or dual supply resulting in different performance in some parameters from the output amplifier. In single supply operation $\left(\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}=\mathrm{AGND}\right)$ the sink capability of the amplifier, which is normally $400 \mu \mathrm{~A}$, is reduced as the output voltage nears AGND. The full sink capability of $400 \mu \mathrm{~A}$ is maintained over the full output voltage range by tying $\mathrm{V}_{\mathrm{SS}}$ to -5 V . This is indicated in Figure 2.


Figure 2. Variation of $I_{\text {SINK }}$ with $V_{\text {OUT }}$
Settling-time for negative-going output signals approaching AGND is similarly affected by $\mathrm{V}_{\mathrm{SS}}$. Negative-going settling-time for single supply operation is longer than for dual supply operation. Positive-going settling-time is not affected by $\mathrm{V}_{\mathrm{SS}}$.
Additionally, the negative $V_{S S}$ gives more headroom to the output amplifier which results in better zero code performance and improved slew-rate at the output, than can be obtained in the single supply mode.

## DIGITAL SECTION

The AD7224 digital inputs are compatible with either TTL or 5 V CMOS levels. All logic inputs are static-protected MOS gates with typical input currents of less than 1 nA . Internal input protection is achieved by an on-chip distributed diode between DGND and each MOS gate. To minimize power supply currents, it is recommended that the digital input voltages be driven as close to the supply rails ( $\mathrm{V}_{\mathrm{DD}}$ and DGND ) as practically possible.

## INTERFACE LOGIC INFORMATION

Table I shows the truth table for AD7224 operation. The part contains two registers, an input register and a DAC register. $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ control the loading of the input register while $\overline{\mathrm{LDAC}}$ and $\overline{\mathrm{WR}}$ control the transfer of information from the input register to the DAC register. Only the data held in the DAC register will determine the analog output of the converter.
All control signals are level-triggered and therefore either or both registers may be made transparent; the input register by keeping $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ "LOW", the D AC register by keeping $\overline{\text { LDAC }}$ and $\overline{\mathrm{WR}}$ "LOW". Input data is latched on the rising edge of $\overline{\mathrm{WR}}$.

Table I. AD 7224 Truth Table

| $\overline{\text { RESET }}$ | $\overline{\text { LDAC }}$ | $\overline{\text { WR }}$ | $\overline{\mathbf{C S}}$ | Function |
| :--- | :--- | :--- | :--- | :--- |
| H | L | L | L | Both Registers are Transparent |
| H | X | H | X | Both Registers are Latched |
| H | H | X | H | Both Registers are Latched |
| H | H | L | L | Input Register Transparent |
| H | H | F | L | Input Register Latched |
| H | L | L | H | DAC Register Transparent |
| H | L | S | H | DAC Register Latched |
| L | X | X | X | Both Registers Loaded <br> With All Zeros |
| S | H | H | H | Both Register Latched With All Zeros <br> and Output Remains at Zero <br> Both Registers are Transparent and <br> Output Follows Input Data |
| S | L | L | L |  |

$\mathrm{H}=$ High State, $\mathrm{L}=$ Low State, $\mathrm{X}=$ Don't Care.
All control inputs are level triggered.
The contents of both registers are reset by a low level on the RESET line. With both registers transparent, the RESET line functions like a zero override with the output brought to 0 V for the duration of the $\overline{\text { RESET }}$ pulse. If both registers are latched, a "LOW" pulse on RESET will latch all 0s into the registers and the output remains at 0 V after the $\overline{\text { RESET }}$ line has returned "HIGH". The RESET line can be used to ensure power-up to 0 V on the AD7224 output and is also useful, when used as a zero override, in system calibration cycles. Figure 3 shows the input control logic for the AD7224.


Figure 3. Input Control Logic


Figure 4. Write Cycle Timing Diagram

## SPECIFICATION RANGES

For the DAC to maintain specified accuracy, the reference voltage must be at least 4 V below the $\mathrm{V}_{\mathrm{DD}}$ power supply voltage. This voltage differential is required for correct generation of bias voltages for the DAC switches.
With dual supply operation, the AD7224 has an extended $\mathrm{V}_{\mathrm{DD}}$ range from $+12 \mathrm{~V} \pm 5 \%$ to $+15 \mathrm{~V} \pm 10 \%$ (i.e., from +11.4 V to $+16.5 \mathrm{~V})$. Operation is also specified for a single $\mathrm{V}_{\mathrm{DD}}$ power supply of $+15 \mathrm{~V} \pm 5 \%$.
Performance is specified over a wide range of reference voltages from 2 V to $\left(\mathrm{V}_{\mathrm{DD}}-4 \mathrm{~V}\right)$ with dual supplies. This allows a range of standard reference generators to be used such as the AD580,
$\mathrm{a}+2.5 \mathrm{~V}$ bandgap reference and the AD 584 , a precision +10 V reference. Note that in order to achieve an output voltage range of 0 V to +10 V , a nominal $+15 \mathrm{~V} \pm 5 \%$ power supply voltage is required by the AD 7224 .

## GROUND MANAGEMENT

AC or transient voltages between AGND and DGND can cause noise at the analog output. This is especially true in microprocessor systems where digital noise is prevalent. The simplest method of ensuring that voltages at AGND and DGND are equal is to tie AGND and DGND together at the AD7224. In more complex systems where the AGND and DGND intertie is on the backplane, it is recommended that two diodes be connected in inverse parallel between the AD7224 AGND and DGND pins (IN914 or equivalent).

## Applying the AD7224

## UNIPOLAR OUTPUT OPERATION

This is the basic mode of operation for the AD7224, with the output voltage having the same positive polarity as $\mathrm{V}_{\text {REF }}$. The AD7224 can be operated single supply ( $\mathrm{V}_{\mathrm{SS}}=\mathrm{AGND}$ ) or with positive/negative supplies (see op-amp section which outlines the advantages of having negative $\mathrm{V}_{\mathrm{SS}}$ ). Connections for the unipolar output operation are shown in Figure 5. The voltage at $\mathrm{V}_{\text {REF }}$ must never be negative with respect to DGND. Failure to observe this precaution may cause parasitic transistor action and possible device destruction. The code table for unipolar output operation is shown in Table II.


Figure 5. Unipolar Output Circuit
Table III. Unipolar Code Table

| DAC Register Contents |  |  |
| :---: | :---: | :---: |
| MSB | LSB | Analog Output |
| 1111 | 1111 | $+V_{\text {REF }}\left(\frac{255}{256}\right)$ |
| 1000 | 0001 | $+V_{\text {REF }}\left(\frac{129}{256}\right)$ |
| 1000 | 0000 | $+V_{R E F}\left(\frac{128}{256}\right)=+\frac{V_{\text {REF }}}{2}$ |
| 0111 | 1111 | $+V_{\text {REF }}\left(\frac{127}{256}\right)$ |
| 0000 | 0001 | $+V_{\text {REF }}\left(\frac{1}{256}\right)$ |
| 0000 | 0000 | 0 V |
| Note: $1 \quad L S B=\left(V_{\text {REF }}\right)\left(2^{-8}\right)=V_{\text {REF }}\left(\frac{1}{256}\right)$ |  |  |

## BIPOLAR OUTPUT OPERATION

The AD7224 can be configured to provide bipolar output operation using one external amplifier and two resistors. Figure 6 shows a circuit used to implement offset binary coding. In this case

$$
V_{O}=\left(1+\frac{R 2}{R 1}\right) \cdot\left(D V_{R E F}\right)-\left(\frac{R 2}{R 1}\right) \cdot\left(V_{R E F}\right)
$$

With $R 1=R 2$

$$
\mathrm{V}_{O}=(2 D-1) \cdot V_{R E F}
$$

where $D$ is a fractional representation of the digital word in the DAC register.
Mismatch between R1 and R2 causes gain and offset errors; therefore, these resistors must match and track over temperature. Once again, the AD7224 can be operated in single supply or from positive/negative supplies. Table III shows the digital code versus output voltage relationship for the circuit of Figure 6 with R1 = R2.


Figure 6. Bipolar Output Circuit
Table III. Bipolar (Offset Binary) Code Table

| DAC Register Contents <br> MSB |  | LSB |
| :--- | :--- | :--- |
| 1111 | 1111 | $+V_{\text {REF }}\left(\frac{127}{128}\right)$ |
| 1000 | 0001 | $+V_{\text {REF }}\left(\frac{1}{128}\right)$ |
| 1000 | 0000 | $0 V$ |
| 0111 | 1111 | $-V_{R E F}\left(\frac{1}{128}\right)$ |
| 0000 | 0001 | $-V_{\text {REF }}\left(\frac{127}{128}\right)$ |
| 0000 | 0000 | $-V_{\text {REF }}\left(\frac{128}{128}\right)=-V_{R E F}$ |

## AGND BIAS

The AD7224 AGND pin can be biased above system GND (AD7224 DGND) to provide an offset "zero" analog output voltage level. Figure 7 shows a circuit configuration to achieve this. The output voltage, $V_{\text {OUT }}$, is expressed as:

$$
V_{O U T}=V_{B I A S}+D \cdot\left(V_{I N}\right)
$$

where $D$ is a fractional representation of the digital word in
D AC register and can vary from 0 to 255/256.
For a given $\mathrm{V}_{\mathrm{IN}}$, increasing AGND above system GND will reduce the effective $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {REF }}$ which must be at least 4 V to ensure specified operation. Note that $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {SS }}$ for the AD7224 must be referenced to DGND.


Figure 7. AGND Bias Circuit

## MICROPROCESSOR INTERFACE



Figure 8. AD7224 to 8085A/8088 Interface


Figure 9. AD7224 to 6809/6502 Interface


Figure 10. AD7224 to Z-80 Interface


Figure 11. AD7224 to 68008 Interface

## OUTLINE DIMENSIONS

Dimensions shown in inches and（mm）．

## 18－Pin Plastic（Suffix N）



18－Pin Ceramic（Suffix D）


PLCC Package
P－20A


LCCC Package
E－20A


18－Pin Cerdip（Suffix Q）


18－Lead SOIC
（R－18）


20－Lead SOIC
（R－20）


This datasheet has been download from: www.datasheetcatalog.com

Datasheets for electronics components.

